## IN FIG. 9.96 o initiate various operations are listed in Table 9 38. Voltage. The working of this system is similar by a suitable clock divider and used as an

| Operation performed                                                               | Decoder Input Binary address                                       |                                       | 8031/8051 AS SHOWN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 50C channel-0<br>50C channel-1<br>50C channel-2                                   | A <sub>18</sub> A <sub>14</sub> A <sub>1</sub> 1 1 0  1 1 0  1 1 0 | X   X   X   X   X   X   X   X   X   X | The state of the s |  |
| soc channel-3<br>soc channel-4<br>soc channel-5<br>soc channel-6<br>soc channel-7 | 1 1 0<br>1 1 0<br>1 1 0<br>1 1 0                                   | X   X   X   X   X   X   X   X   X   X | C000<br>C001<br>C002<br>C003 External<br>data<br>memory<br>address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| Note: Don                                                                         | 1 1 1                                                              | X   X   X   X   X   X   X   X   X   X | C006 space<br>C007<br>A000<br>E000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |

## 9.8 SHORT QUESTIONS AND ANSWERS

## What is a programmable peripheral device?

If the functions performed by a peripheral device can be altered or changed by a program instruction then the peripheral device is a called programmable device. Usually programmable devices will have control registers. The device can be programmed by sending control word in the prescribed What is data transfer scheme and what are its types?

The data transfer scheme refers to the method of data transfer between the processor and the

The different types of data transfer schemes are shown below:



- What is a synchronous data transfer scheme? What is a synchronous data transfer scheme. The processor does not check the readiness of the device. In synchronous data transfer scheme, the processor does not check the readiness of the device. In synchronous data transfer scheme, the processor uses the device after a command have been issued for read/write operation. In this scheme, the processor will after a command have been issued for read/write to the device immediately after the reafter a command have been issued for read/write operation. The device immediately after the request in request the device to get ready and then read/write to the device immediately after the request. In some synchronous schemes a small delay is allowed after the request.
- What is an asynchronous data transfer scheme? In asynchronous data transfer scheme, first the processor sends a request to the device for read/ In asynchronous data transfer scheme, first the processor keeps on polling the status of the device. Once the device is ready, the processor executes a data transfer instruction to complete the process.
- What are the operating modes of an 8212? The 8212 can be hardwired to work either as a latch or tristate buffer. If mode (MD) pin is tied high The 8212 can be hardwired to work either as a fact of output port. If mode (MD) pin is tied low, then it will work as a latch and so it can be used as an output port. If mode (MD) pin is tied low, then it work as tristate buffer and so it can be used as an input port.
- What are the various internal devices of INTEL 8155?
- The INTEL 8155 is an IC consisting of static RAM. 10 ports and a timer. The internal devices of 8155 are 256 bytes of static RAM, three numbers of programmable IO ports and a 14-bit programmable timer
- What are the internal devices of an 8255? The internal devices of an 8255 are port-A. port-B and port-C. The ports can be programmed for either input or output function in different operating modes.
- What are the operating modes of port-A of an 8255? The port-A of an 8255 can be programmed to work in any one of the following operating modes as input or output port:

Mode-0: Simple IO port

Mode-1: Handshake IO port Mode-2: Bidirectional IO port

- What are the functions performed by port-C of an 8255?
  - 1. The port-C pins are used for handshake signals.
    - 2. Port-C can be used as an 8-bit parallel IO port in mode-O.
    - 3. It can be used as two numbers of 4-bit parallel port in mode-0.
    - 4. The individual pins of port-C can be set or reset for various control applications.
- 9.10 What is a handshake port?

In a handshake port, signals are exchanged between the IO device and the port or between the port and the processor for checking/informing various condition of the device.

9.11, Explain the working of a handshake input port.

In handshake input operation, the input device will check whether the port is empty or not. If the port is empty, then it will load the data to the port. When the port receives the data, it will inform the processor for read operation. Once the data has been read by the processor, the port will signal the input device that it is empty. Now the input device can load another data to the port and the above

9.12 Explain the working of a handshake output port.

In handshake output operation, the processor will load a data to the port. When the port receives the data, it will inform the output data will load a data to the port. the data, it will inform the output device to collect the data. Once the output device accepts the data, the port will inform the recovered to collect the data. Once the output device accepts the data, the port will inform the processor that it is empty. Now the processor can load another data to the port and the above process it is empty. Now the processor can load another data controller. The Divid controller in turn send a HOLD request to the processor. When the processor controller and send an acknowledge signal to the TAM. receives a HOLD requirement of the property of the policy What are the different types of DMA?

The different types of DMA data transfer are cycle stealing (or single transfer) DMA. Block

What is cycle stealing DMA?

How is DMA initiated?

In cycle stealing DMA (or single transfer mode), the DMA controller will perform one DMA In cycle steading instruction cycles (i.e. in this mode the execution of one processor instruction

What is block and demand transfer mode DMA?

In block transfer mode, the DMA controller will transfer a block of data and relieve the bus to In DIOCK transfer and the processor. After sometime another block of data is transferred by the DMA and so on. In demand transfer mode, the DMA controller will complete the entire data transfer at a stretch

917 What are the programmable registers of 8237?

The programmable registers of 8237 are Base address registers, Base word count registers, Command register, Request register, Mode registers end Mask register.

9 18 What is the first-last flip-flop?

The 8237 has an internal flip-flop called first-last flip-flop which takes care of reading/writing 16-bit information through 8-data lines.

The first-last flip-flop selects the low or high byte during read/write operation of the address and count registers of channels. If first-last flip-flop is zero (i.e. reset),then the low byte can be read/write. If it is one (i.e., set), then the high byte can be read/write. After every read/write operation the first-last flip-flop automatically toggles.

9.19 What is the bit format used for sending asynchronous serial data?

In asynchronous transmission, each data character has a bit which identifies its start and 1 or 2 bits which identifies its end. A typical bit format is shown in Fig. Q9.19.



Fig. Q9.19; Bit format used for sending asynchronous serial data.

## What is baud rate?

The baud rate is the rate at which the serial data are transmitted. Baud rate is defined as

In some systems one bit cell has one data bit, then the band rate and bits (The time for a bit cell) per second are same.